# WIKIPEDIA The Free Encyclopedia

# **Intel 8080**

The **Intel 8080** ("eighty-eighty") is the second 8-bit microprocessor designed and manufactured by Intel. It first appeared in April 1974 and is an extended and enhanced variant of the earlier 8008 design, although without binary compatibility. [2] The initial specified clock rate or frequency limit was 2 MHz, with common instructions using 4, 5, 7, 10, or 11 cycles. As a result, the processor is able to execute several hundred thousand instructions per second. Two faster variants, the 8080A-1 (sometimes referred to as the 8080B) and 8080A-2, became available later with clock frequency limits of 3.125 MHz and 2.63 MHz respectively.[3] The 8080 needs two support chips to function in most applications: the i8224 clock generator/driver and the i8228 bus controller. It is implemented in Ntype metal-oxide-semiconductor logic (NMOS) using non-saturated enhancement mode transistors as loads<sup>[4][5]</sup> thus demanding a +12 V and a -5 V voltage in addition to the main transistor–transistor logic (TTL) compatible +5 V.

Although earlier microprocessors were commonly used in massproduced devices such as calculators, cash registers, computer terminals, industrial robots, [6] and other applications, the 8080 saw greater success in a wider set of applications, and is largely credited with starting the microcomputer industry. [7] Several factors contributed to its popularity: its 40-pin package made it easier to interface than the 18-pin 8008, and also made its data bus more efficient; its NMOS implementation gave it faster transistors than those of the P-type metal-oxide-semiconductor logic (PMOS) 8008, while also simplifying interfacing by making it TTL-compatible; a wider variety of support chips were available; its instruction set was enhanced over the  $8008; \frac{[8]}{}$  and its full 16-bit address bus (versus the 14-bit one of the 8008) enabled it to access 64 KB of memory, four times more than the 8008's range of 16 KB. It was used in the Altair 8800 and subsequent S-100 bus personal computers until it was replaced by the Z80 in this role, and was the original target CPU for CP/M operating systems developed by Gary Kildall.

The 8080 directly influenced the later <u>x86</u> architecture. Intel designed the 8086 to have its <u>assembly language</u> be similar enough to the 8080, with most instructions mapping directly onto each other, that transpiled 8080 assembly code could be executed on the 8086. [9]

# **History**

Microprocessor customers were reluctant to adopt the 8008 because of limitations such as the single addressing mode, low clock speed, low pin count, and small on-chip stack, which restricted the scale and

#### **Intel 8080**



An Intel C8080A processor variant with white ceramic package, <u>solder</u> seal metal lid, and gold pins.

| Total matarina, and gold pillor       |                |  |  |  |
|---------------------------------------|----------------|--|--|--|
| General information                   |                |  |  |  |
| Launched                              | April 1974     |  |  |  |
| Discontinued                          | $1990^{[1]}$   |  |  |  |
| Marketed by                           | Intel          |  |  |  |
| Designed by                           | Intel          |  |  |  |
| Common                                | Intel          |  |  |  |
| manufacturer(s)                       |                |  |  |  |
| Performance                           |                |  |  |  |
| Max. <u>CPU</u> <u>clock</u> 2 MHz to |                |  |  |  |
| rate                                  | 3.125 MHz      |  |  |  |
| Data width                            | 8 bits         |  |  |  |
| Address width                         | 16 bits        |  |  |  |
| Architecture and                      | classification |  |  |  |
| Technology node 6 μm                  |                |  |  |  |
| Instruction set                       | 8080           |  |  |  |
| Physical spec                         | ifications     |  |  |  |
| <b>Transistors</b>                    | 4,500          |  |  |  |
| Cores                                 | 1              |  |  |  |
| Package(s)                            | 40-pin DIP     |  |  |  |
| Socket(s)                             | DIP40          |  |  |  |
| History                               |                |  |  |  |
| Predecessor Intel 8008                |                |  |  |  |
| Successor                             | Intel 8085     |  |  |  |
| Support status                        |                |  |  |  |
| Unsupported                           |                |  |  |  |
| <u> </u>                              |                |  |  |  |

complexity of software. There were several proposed designs for the 8080, ranging from simply adding stack instructions to the 8008 to a complete departure from all previous Intel architectures. [10] The final design was a compromise between the proposals.

<u>Federico Faggin</u>, the originator of the 8080 architecture in early 1972, proposed the chip to Intel's management and pushed for its implementation. He finally got the permission to develop it six months later. Faggin hired <u>Masatoshi Shima</u>, who helped design the 4004 with him, from Japan in November 1972. Shima did the detailed design under Faggin's direction, <u>[11]</u> using the design methodology for random logic with silicon gate that Faggin had created for the 4000 family.

The 8080 was explicitly designed to be a general-purpose microprocessor for a larger number of customers. Much of the development effort was spent trying to integrate the functionalities of the 8008's supplemental chips into one package. It was decided early in development that the 8080 was not to be binary-compatible with the 8008, instead opting for source compatibility once run through a transpiler, to allow new software to not be subject to the same restrictions as the 8008. For the same reason, as well as the expand the capabilities of stack-based routines and interrupts, the stack was moved to external memory.

Noting the specialized use of general-purpose registers by programmers in mainframe systems, <u>Stanley Mazor</u>, the chip architect, decided the 8080's registers would be specialized, with register pairs having a different set of uses. This also allowed the engineers to more effectively use transistors for other purposes.

Shima finished the layout in August 1973. After the regulation of NMOS fabrication, a prototype of the 8080 was completed in January 1974. It had a flaw, in that driving with standard TTL devices increased the ground voltage because high current flowed into the narrow line. Intel had already produced 40,000 units of the 8080 at the direction of the sales section before Shima characterized the prototype. It was released as requiring Low-power Schottky TTL (LS TTL) devices. The 8080A fixed this flaw. [13]

Intel offered an <u>instruction set simulator</u> for the 8080 named INTERP/80 to run compiled  $\underline{PL/M}$  programs. It was written by Gary Kildall while he worked as a consultant for Intel. [14]

# **Description**

### **Programming model**

The Intel 8080 is the successor to the <u>8008</u>. It uses the same basic instruction set and register model as the <u>8008</u>, although it is neither source code compatible nor binary code compatible with its predecessor. Every instruction in the 8008 has an equivalent instruction in the 8080. The 8080 also adds 16-bit operations in its instruction set. Whereas the 8008 required the use of the HL register pair to indirectly access its 14-bit memory space, the 8080 added addressing modes to allow direct access to its full 16-bit memory space. The internal 7-level push-down call stack of the 8008 was replaced by a dedicated 16-bit stack-pointer (SP) register. The 8080's 40-pin DIP packaging permits it to provide a 16-bit address bus and an 8-bit data bus, enabling access to 64 KiB (2<sup>16</sup> bytes) of memory.



i8080 microarchitecture

### Registers

#### Intel 8080 registers



The processor has seven 8-bit registers (A, B, C, D, E, H, and L), where A is the primary 8-bit accumulator. The other six registers can be used as either individual 8-bit registers or in three 16-bit register pairs (BC, DE, and HL, referred to as B, D and H in Intel documents) depending on the instruction. particular Some instructions also enable the HL register pair to be used as a (limited) 16-bit accumulator. A pseudo-register M, which refers to the dereferenced memory location pointed to by HL, can be used almost anywhere other registers can be used. The 8080 has a 16-bit stack pointer to memory, replacing the 8008's internal stack, and a 16-bit program counter.

|                 | WIKIPCU  |   |   |     |    |   |   |   |                            |
|-----------------|----------|---|---|-----|----|---|---|---|----------------------------|
| А               |          |   |   | Fla | gs |   |   |   | Program Status Word        |
| В               |          |   |   | С   |    |   |   |   | В                          |
| D               |          |   |   | Е   |    |   |   |   | D                          |
| н               |          |   |   | L   |    |   |   |   | H<br>(indirect<br>address) |
| Index registers |          |   |   |     |    |   |   |   |                            |
|                 | SP       |   |   |     |    |   |   |   | Stack<br>Pointer           |
| Program counter |          |   |   |     |    |   |   |   |                            |
|                 | PC       |   |   |     |    |   |   |   | Program<br>Counter         |
| Status register |          |   |   |     |    |   |   |   |                            |
|                 | <u>S</u> | Z | - | AC  | -  | Р | - | С | Flags                      |

#### **Flags**

The processor maintains internal <u>flag bits</u> (a <u>status register</u>), which indicate the results of arithmetic and logical instructions. Only certain instructions affect the flags. The flags are:

- Sign (S), set if the result is negative.
- Zero (Z), set if the result is zero.
- Parity (P), set if the number of 1 bits in the result is even.
- Carry (C), set if the last addition operation resulted in a carry or if the last subtraction operation required a borrow
- Auxiliary carry (AC or H), used for binary-coded decimal arithmetic (BCD).

The carry bit can be set or complemented by specific instructions. Conditional-branch instructions test the various flag status bits. The flags can be copied as a group to the accumulator. The A accumulator and the flags together are called the PSW register, or program status word.

#### **Commands, instructions**

As with many other 8-bit processors, all instructions are encoded in one byte (including register numbers, but excluding immediate data), for simplicity. Some can be followed by one or two bytes of data, which can be an immediate operand, a memory address, or a port number. Like more advanced processors, it has automatic CALL and RET instructions for multi-level procedure calls and returns (which can even be conditionally executed, like jumps) and instructions to save and restore any 16-bit register pair on the machine stack. Eight one-byte call instructions (RST) for subroutines exist at the fixed addresses 00h, 08h, 10h, ..., 38h. These are intended to be supplied by external hardware in order to invoke a corresponding interrupt service routine, but are also often employed as fast system calls. The instruction that executes slowest is XTHL, which is used for exchanging the register pair HL with the value stored at the address indicated by the stack pointer.

#### 8-bit instructions

All 8-bit operations with two operands can only be performed on the 8-bit <u>accumulator</u> (the A register). The other operand can be either an immediate value, another 8-bit register, or a memory byte addressed by the 16-bit register pair HL. Increments and decrements can be performed on any 8 bit register or an HL-addressed memory byte. Direct copying is supported between any two 8-bit registers and between any 8-bit register and an HL-addressed memory byte. Due to the regular encoding of the MOV instruction (using a quarter of available opcode space), there are redundant codes to copy a register into itself (MOV B, B, for instance), which are of little use, except for delays. However, the systematic opcode for MOV M, M is instead used to encode the halt (HLT) instruction, halting execution until an external reset or interrupt occurs.

#### 16-bit operations

Although the 8080 is generally an 8-bit processor, it has limited abilities to perform 16-bit operations. Any of the three 16-bit register pairs (BC, DE, or HL, referred to as B, D, H in Intel documents) or SP can be loaded with an immediate 16-bit value (using LXI), incremented or decremented (using INX and DCX), or added to HL (using DAD). By adding HL to itself, it is possible to achieve the same result as a 16-bit arithmetical left shift with one instruction. The only 16-bit instructions that affect any flag is DAD, which sets the CY (carry) flag in order to allow for programmed 24-bit or 32-bit arithmetic (or larger), needed to implement floating-point arithmetic. A stack frame can be allocated using DAD SP and SPHL. A branch to a computed pointer can be executed with PCHL. LHLD loads HL from directly addressed memory and SHLD stores HL likewise. The XCHG<sup>[15]</sup> instruction exchanges the values of the HL and DE register pairs. XTHLexchanges last item pushed on stack with HL.

### Input/output scheme

#### Input output port space

The 8080 supports up to  $256^{[16]}$  input/output (I/O) ports, accessed via dedicated I/O instructions taking port addresses as operands. This I/O mapping scheme is regarded as an advantage, as it frees up the processor's limited address space. Many CPU architectures instead use so-called memory-mapped I/O (MMIO), in which a common address space is used for both RAM and peripheral chips. This removes the need for dedicated I/O instructions, although a drawback in such designs may be that special hardware must be used to insert wait states, as peripherals are often slower than memory. However, in some simple 8080 computers, I/O is indeed addressed as if they were memory cells, "memory-mapped", leaving the I/O commands unused. I/O addressing can also sometimes employ the fact that the processor outputs the same 8-bit port address to both the lower and the higher address byte (i.e., IN 05h would put the address 0505h on the 16-bit address bus). Similar I/O-port schemes are used in the backward-compatible Zilog Z80 and Intel 8085, and the closely related x86 microprocessor families.

#### Separate stack space

One of the bits in the processor state word (see below) indicates that the processor is accessing data from the stack. Using this signal, it is possible to implement a separate stack memory space. This feature is seldom used.

#### The internal state word

For more advanced systems, during one phase of its working loop, the processor set its "internal state byte" on the data bus. This byte contains flags that determine whether the memory or I/O port is accessed and whether it is necessary to handle an interrupt.

The interrupt system state (enabled or disabled) is also output on a separate pin. For simple systems, where the interrupts are not used, it is possible to find cases where this pin is used as an additional single-bit output port (the popular Radio-86RK computer made in the Soviet Union, for instance).

### **Example code**

The following 8080/8085 <u>assembler</u> source code is for a subroutine named memcpy that copies a block of data bytes of a given size from one location to another. The data block is copied one byte at a time, and the data movement and looping logic utilizes 16-bit operations.

```
; Copy a block of memory from one location to another.
                  ; Entry registers
                          BC - Number of bytes to copy
                          DE - Address of source data block
                          HL - Address of target data block
                  ; Return registers
                          BC - Zero
1000
                                       1000h
                                                   ;Origin at 1000h
                               org
1000
                  memcpy
                               public
1000
     78
                               mov
                                       a,b
                                                   ;Copy register B to register A
1001
                                                   ;Bitwise OR of A and C into register A
     В1
                               ora
                                       С
1002
     C8
                                                   ;Return if the zero-flag is set high.
                               rz
1003
                                                   ;Load A from the address pointed by DE
     1A
                  loop:
                               ldax
                                       d
1004
                                                   ;Store A into the address pointed by HL
     77
                               mov
                                       m.a
1005
     13
                               inx
                                       d
                                                   :Increment DE
1006
     23
                               inx
                                       h
                                                   ;Increment HL
                                                                   (does not affect Flags)
1007
                                                   ;Decrement BC
     ΘR
                               dcx
                                       h
1008
     78
                               mov
                                       a,b
                                                   ;Copy B to A
                                                                   (so as to compare BC with zero)
                                                   A = A \mid C
1009
     В1
                               ora
                                                                   (are both B and C zero?)
                                                   ;Jump to 'loop:' if the zero-flag is not set.
100A
    C2 03 10
                               inz
                                       loop
100D C9
                               ret
                                                   ;Return
```

#### Pin use

The address bus has its own 16 pins, and the data bus has 8 pins that are usable without any multiplexing. Using the two additional pins (read and write signals), it is possible to assemble simple microprocessor devices very easily. Only the separate IO space, interrupts, and DMA need added chips to decode the processor pin signals. However, the pin load capacity is limited; even simple computers often require bus amplifiers.

The processor needs three power sources (-5, +5, and +12 V) and two non-overlapping high-amplitude synchronizing signals. However, at least the late Soviet version KP580BM80A was able to work with a single +5 V power source, the +12 V pin being connected to +5 V and the -5 V pin to ground.

The pin-out table, from the chip's accompanying documentation, describes the pins as follows:

| Pin<br>number | Signal | Туре            | Comment                                                                                                                                                                         |
|---------------|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | A10    | Output          | Address bus 10                                                                                                                                                                  |
| 2             | GND    | _               | Ground                                                                                                                                                                          |
| 3             | D4     |                 | Bidirectional data<br>bus. The processor<br>also transiently sets<br>here the "processor<br>state", providing<br>information about<br>what the processor is<br>currently doing: |
| 4             | D5     |                 | <ul> <li>D0 reading<br/>interrupt<br/>command. In<br/>response to the<br/>interrupt signal,</li> </ul>                                                                          |
| 5             | D6     | - Bidirectional | the processor is reading and executing a single arbitrary command with this flag raised. Normally the                                                                           |
| 6             | D7     |                 | supporting chips provide the subroutine call command (CALL or RST), transferring control to the                                                                                 |
| 7             | D3     |                 | interrupt handling code.  D1 reading (low level means writing)  D2 accessing                                                                                                    |
| 8             | D2     |                 | stack (probably a separate stack memory space was initially planned)  D3 doing nothing,                                                                                         |
| 9             | D1     |                 | has been halted by the HLT instruction  D4 writing data to an output port  D5 reading the first byte of an                                                                      |
| 10            | D0     |                 | executable instruction  D6 reading data from an input port  D7 reading data from memory                                                                                         |
| 11            | -5 V   | _               | The -5 V power<br>supply. This must be<br>the first power source<br>connected and the<br>last disconnected,<br>otherwise the                                                    |



8080 Pinout

| 02,2020, |       | 1      | processor will be damaged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |       |        | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 12       | RESET | Input  | Reset. The signal forces execution of commands located at address 0000. The content of other processor registers is not modified. This is an inverting input (the active level being logical 0)                                                                                                                                                                                                                                                                                                                  |  |  |
| 13       | HOLD  | Input  | Direct memory access request. The processor is requested to switch the data and address bus to the high impedance ("disconnected") state.                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 14       | INT   | Input  | Interrupt request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 15       | φ2    | Input  | The second phase of the clock generator signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 16       | INTE  | Output | The processor has two commands for setting 0 or 1 level on this pin. The pin normally is supposed to be used for interrupt control. However, in simple computers it was sometimes used as a single bit output port for various purposes.                                                                                                                                                                                                                                                                         |  |  |
| 17       | DBIN  | Output | Read (the processor reads from memory or input port)                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 18       | WR    | Output | Write (the processor writes to memory or output port). This is an inverted output, the active level being logical zero.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 19       | SYNC  | Output | Active level indicates that the processor has put the "state word" on the data bus. The various bits of this state word provide added information to support the separate address and memory spaces, interrupts, and direct memory access. This signal is required to pass through additional logic before it can be used to write the processor state word from the data bus into some external register, e.g., 8238 (http://www.datasheets360.com/pdf/-4828066515 233335508)-System Controller and Bus Driver. |  |  |
| 20       | +5 V  | _      | The + 5 V power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 21       | HLDA  | Output | Direct memory access confirmation. The processor switches data and address pins into the high impedance state, allowing another device to manipulate the bus                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 22       | φ1    | Input  | The first phase of the clock generator signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 23       | READY | Input  | Wait. With this signal it is possible to suspend the processor's work. It is also used to support the hardware-based step-by step debugging mode.                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 24       | WAIT  | Output | Wait (indicates that the processor is in the waiting state)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 25       | A0    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 26       | A1    | Output | Address bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 27       | A2    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 28       | 12 V  | _      | The +12 V power supply. This must be the <i>last</i> connected and first disconnected power source.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |

| 29 | A3  |        |                                                                 |
|----|-----|--------|-----------------------------------------------------------------|
| 30 | A4  | 4      | The address bus; can switch into high impedance state on demand |
| 31 | A5  |        |                                                                 |
| 32 | A6  | Output |                                                                 |
| 33 | A7  |        |                                                                 |
| 34 | A8  |        |                                                                 |
| 35 | A9  |        |                                                                 |
| 36 | A15 |        |                                                                 |
| 37 | A12 |        |                                                                 |
| 38 | A13 |        |                                                                 |
| 39 | A14 |        |                                                                 |
| 40 | A11 |        |                                                                 |

# **Support chips**

A key factor in the success of the 8080 was the broad range of support chips available, providing serial communications, counter/timing, input/output, direct memory access, and programmable interrupt control amongst other functions:

- 8238 (http://www.datasheets360.com/pdf/-4828066515233335508) System controller and bus driver
- 8251 Communication controller
- 8253 Programmable interval timer
- 8255 Programmable peripheral interface
- 8257 DMA controller
- 8259 Programmable interrupt controller

# Physical implementation

The 8080 <u>integrated circuit</u> uses non-saturated enhancement-load <u>nMOS</u> gates, demanding extra voltages (for the load-gate bias). It was manufactured in a <u>silicon gate</u> process using a minimal feature size of 6 µm. A single layer of metal is used to <u>interconnect</u> the approximately 4,500 transistors<sup>[17]</sup> in the design, but the higher <u>resistance polysilicon</u> layer, which required higher voltage for some interconnects, is implemented with transistor gates. The <u>die</u> size is approximately 20 mm<sup>2</sup>.

# **Industrial impact**

# **Applications and successors**

The 8080 is used in many early microcomputers, such as the MITS <u>Altair 8800</u> Computer, <u>Processor Technology SOL-20</u> Terminal Computer and <u>IMSAI 8080</u> Microcomputer, forming the basis for machines running the <u>CP/M</u> operating system (the later, almost fully compatible and more able, <u>Zilog Z80</u> processor would capitalize on this, with Z80 and CP/M becoming the dominant CPU and OS combination of the period circa 1976 to 1983 much as did the x86 and DOS for the PC a decade later).

In 1979, even after the introduction of the Z80 and 8085 processors, five manufacturers of the 8080 were selling an estimated 500,000 units per month at a price around \$3 to \$4 each. [18]

The first single-board microcomputers, such as MYCRO-1 and the *dyna-micro* / MMD-1 (see: Single-board computer) were based on the Intel 8080. One of the early uses of the 8080 was made in the late 1970s by Cubic-Western Data of San Diego, California, in its Automated Fare Collection Systems custom designed for mass transit systems around the world. An early industrial use of the 8080 is as the "brain" of the DatagraphiX Auto-COM (Computer Output Microfiche) line of products which takes large amounts of user data from reel-to-reel tape and images it onto microfiche. The Auto-COM instruments also include an entire automated film cutting, processing, washing, and drying sub-system. Several early video arcade games were built around the 8080 microprocessor, including *Space Invaders*, one of the most popular arcade games ever made.

<u>Zilog</u> introduced the <u>Z80</u>, which has a compatible <u>machine language</u> instruction set and initially used the same assembly language as the 8080, but for legal reasons, Zilog developed a syntactically-different (but code compatible) alternative assembly language for the Z80. At Intel, the 8080 was followed by the compatible and electrically more elegant 8085.

Later, Intel issued the assembly-language compatible (but not binary-compatible) 16-bit <u>8086</u> and then the <u>8/16-bit 8088</u>, which was selected by <u>IBM</u> for its new <u>PC</u> to be launched in 1981. Later <u>NEC</u> made the <u>NEC</u> <u>V20</u> (an 8088 clone with <u>Intel 80186</u> instruction set compatibility) which also supports an 8080 emulation mode. This is also supported by <u>NEC</u>'s <u>V30</u> (a similarly enhanced 8086 clone). Thus, the 8080, via its instruction set architecture (ISA), made a lasting impact on computer history.

A number of processors compatible with the Intel 8080A were manufactured in the Eastern Bloc: the <u>KR580VM80A</u> (initially marked as KP580VK80) in the <u>Soviet Union</u>, the MCY7880 $^{[19]}$  made by Unitra CEMI in <u>Poland</u>, the MHB8080A $^{[20]}$  made by <u>TESLA</u> in <u>Czechoslovakia</u>, the 8080APC $^{[20]}$  made by Tungsram / MEV in Hungary, and the MMN8080 $^{[20]}$  made by Microelectronica Bucharest in Romania.

As of 2017, the 8080 is still in production at Lansdale Semiconductors. [21]

Intel 8080 second sources



AMD Am9080



CEMI MCY7880 (Poland)



Kvazar Kiev <u>K580IK80</u> (Soviet Union)



Mitsubishi Electric M5L8080



National Semiconductor INS8080



NEC μPD8080AF



**OKI MSM8080** 





Siemens SAB8080

Signetics MP8080



Tesla MHB8080



Texas Instruments TMS8080



5G8080 (PR China)

### **Industry change**

The 8080 also changed how computers were created. When the 8080 was introduced, computer systems were usually created by computer manufacturers such as <u>Digital Equipment Corporation</u>, <u>Hewlett Packard</u>, or <u>IBM</u>. A manufacturer would produce the whole computer, including processor, terminals, and system software such as compilers and operating system. The 8080 was designed for almost any application *except* a complete computer system. Hewlett Packard developed the <u>HP 2640</u> series of smart terminals around the 8080. The <u>HP 2647</u> is a terminal which runs the programming language <u>BASIC</u> on the 8080. <u>Microsoft</u>'s founding product, Microsoft BASIC, was originally programmed for the 8080.

The 8080 and 8085 gave rise to the 8086, which was designed as a <u>source code compatible</u>, albeit not <u>binary compatible</u>, extension of the 8080. This design, in turn, later spawned the  $\underline{x86}$  family of chips, which continue to be Intel's primary line of processors. Many of the 8080's core machine instructions and concepts survive in the widespread x86 platform. Examples include the registers named A, B, C, and D and many of the flags used to control conditional jumps. 8080 assembly code can still be directly translated into x86 instructions, since all of its core elements are still present.

# **Cultural impact**

- Asteroid 8080 Intel is named as a pun and praise on the name of Intel 8080. [23]
- Microsoft's published phone number, 425-882-8080, was chosen because much early work was on this chip.
- Many of Intel's main phone numbers also take a similar form: xxx-xxx-8080

### See also

- CP/M operating system
- S-100 bus
- MPT8080

### References

- 1. "CPU History The CPU Museum Life Cycle of the CPU" (https://web.archive.org/web/20100 116143420/http://www.cpushack.net/life-cycle-of-cpu.html). Archived from the original (http://www.cpushack.com/life-cycle-of-cpu.html) on January 16, 2010.
- 2. "From CPU to software, the 8080 Microcomputer is here". *Electronic News*. New York: Fairchild Publications. April 15, 1974. pp. 44–45. *Electronic News* was a weekly trade newspaper. The same advertisement appeared in the May 2, 1974, issue of *Electronics* magazine.
- 3. "8080A/8080A-1/8080A-2 8-Bit N Channel Microprocessor" (http://www.elektronikjk.com/techni ka\_komputerowa/CPU/Intel\_8080A.pdf) (PDF). Intel. Archived (https://web.archive.org/web/20 211115165927/http://www.elektronikjk.com/technika\_komputerowa/CPU/Intel\_8080A.pdf) (PDF) from the original on November 15, 2021. Retrieved November 16, 2021.
- 4. similar to *pull-up resistors*
- 5. Tohya, Hirokazu (2013). Switching Mode Circuit Analysis and Design: Innovative Methodology by Novel Solitary Electromagnetic Wave Theory (https://books.google.com/books?id=ILceDgAAQBAJ&q=8080+non-saturated+enhancement&pg=PA4). Bentham Science Publishers. p. 4. ISBN 9781608054497. Archived (https://web.archive.org/web/20211115163542/https://books.google.com/books?id=ILceDgAAQBAJ&q=8080+non-saturated+enhancement&pg=PA4) from the original on November 15, 2021. Retrieved November 28, 2020.
- 6. The <u>8008</u> (1972) was used for interpolation and control in ASEA's (now ABB) first line of general industrial robots, introduced October 1973.
- 7. Mueller, Scott (2006). *Upgrading and Reparing PCs* (https://www.informit.com/articles/article.as px?p=482324&seqNum=2) (17th ed.). Pearson Education. p. 37. ISBN 978-0-7897-3404-4. Archived (https://web.archive.org/web/20211116001341/https://www.informit.com/articles/article.aspx?p=482324&seqNum=2) from the original on November 16, 2021. Retrieved November 16, 2021.
- 8. The enhancements were largely based on customer feedback and Federico Faggin and others listening to minicomputer-oriented professionals about certain problems and lack of features in the 8008 architecture. (Source: 8008 and 8080 oral histories.)

- 9. Mazor, Stanley (June 1978). "The Intel 8086 Microprocessor: a 16-bit Evolution of the 8080" (ht tps://ieeexplore.ieee.org/document/5430762). IEEE Computer. 11 (6): 18–27. doi:10.1109/C-M.1978.218219 (https://doi.org/10.1109%2FC-M.1978.218219). S2CID 16962774 (https://api.semanticscholar.org/CorpusID:16962774). Archived (https://web.archive.org/web/20210919153639/https://ieeexplore.ieee.org/document/5430762) from the original on September 19, 2021. Retrieved November 18, 2021.
- 10. Miller, Michael. "Creating the 8080: The Processor That Started the PC Revolution" (https://www.pcmag.com/news/creating-the-8080-the-processor-that-started-the-pc-revolution). PCMag. Zaff Davis. Archived (https://web.archive.org/web/20211114174610/https://www.pcmag.com/news/creating-the-8080-the-processor-that-started-the-pc-revolution) from the original on November 14, 2021. Retrieved November 14, 2021.
- 11. Faggin, Federico. "8008 and 8080 Q&A" (https://sites.google.com/site/microprocessorintel400 4/8008-8080-q-a). *Microprocessor Intel 4004*. Archived (https://web.archive.org/web/202111152 33233/https://sites.google.com/site/microprocessorintel4004/8008-8080-q-a) from the original on November 15, 2021. Retrieved November 15, 2021.
- 12. Mazor, Stanley (April–June 2007). "Intel 8080 CPU Chip Development". *IEEE Annals of the History of Computing*. **29** (2): 70–73. doi:10.1109/MAHC.2007.25 (https://doi.org/10.1109%2FM AHC.2007.25). S2CID 14755544 (https://api.semanticscholar.org/CorpusID:14755544).
- 13. Shima, Masatoshi; Nishimura, Hirohiko; Ishida, Haruhisa (1979). "座談会 マイクロコンピュータの誕生 開発者 嶋 正利氏に聞く". *Bit* (in Japanese). 共立出版. **11** (11): 4–12. <u>ISSN</u> <u>0385</u>-6984 (https://www.worldcat.org/issn/0385-6984).
- 14. Kildall, Gary. "High-level language simplifies microcomputer programming" (https://www.retrotechnology.com/dri/kildall\_highlevel\_1974.pdf) (PDF). *Electronics*. McGraw-Hill Education. p. 108. Archived (https://web.archive.org/web/20211114174610/https://www.retrotechnology.com/dri/kildall\_highlevel\_1974.pdf) (PDF) from the original on November 14, 2021. Retrieved November 14, 2021.
- 15. 8080 instruction encoding (http://www.classiccmp.org/dunfield/r/8080.txt) Archived (https://web.archive.org/web/20180305170555/http://www.classiccmp.org/dunfield/r/8080.txt) March 5, 2018, at the Wayback Machine. ClassicCMP.org. Retrieved on October 23, 2011.
- 16. Note: Some Intel datasheets from the 1970s advertise 512 I/O ports, because they count input and output ports separately.
- 17. "Intel Chips timeline" (https://www.intel.com/content/dam/www/public/us/en/documents/corpora te-information/history-intel-chips-timeline-poster.pdf) (PDF). *Intel*. Intel Corporation. Archived (https://web.archive.org/web/20211114170816/https://www.intel.com/content/dam/www/public/us/en/documents/corporate-information/history-intel-chips-timeline-poster.pdf) (PDF) from the original on November 14, 2021. Retrieved November 14, 2021.
- 18. Libes, Sol (November 1979). "Byte News". <u>Byte</u>. 11. Vol. 4. p. 82. <u>ISSN</u> <u>0360-5280</u> (https://www.worldcat.org/issn/0360-5280).
- 19. MCY7880—a Polish-made clone of 8080 (http://www.cpu-world.com/CPUs/8080/Poland-MCY7880.html) Archived (https://web.archive.org/web/20160817083511/http://www.cpu-world.com/CPUs/8080/Poland-MCY7880.html) August 17, 2016, at the Wayback Machine. CPU World. Retrieved on October 23, 2011.
- 20. Soviet chips and their western analogs (http://www.cpu-world.com/info/exUSSR-chips.html)

  Archived (https://web.archive.org/web/20170209223725/http://www.cpu-world.com/info/exUSS

  R-chips.html) February 9, 2017, at the Wayback Machine. CPU-world. Retrieved on October 23, 2011.
- 21. "Intel Microprocessor 8080A Family & 828X Series" (http://lansdale.com/parts\_reference.php?manufacturer=Intel&series=Microprocessor+8080A+Family+%26+828X+Series). Lansdale Semiconductor Inc. Archived (https://web.archive.org/web/20151014132249/http://www.lansdale.com/parts\_reference.php?manufacturer=Intel&series=Microprocessor+8080A+Family+%26+828X+Series) from the original on October 14, 2015. Retrieved June 20, 2017.

- 22. Morse, Stephen; Ravenel, Bruce; Mazor, Stanley; Pohlman, William (October 1980). "Intel Microprocessors: 8008 to 8086" (https://stevemorse.org/8086history/8086history.pdf) (PDF). IEEE Computer. 13 (10): 42–60. doi:10.1109/MC.1980.1653375 (https://doi.org/10.1109%2FM C.1980.1653375). S2CID 206445851 (https://api.semanticscholar.org/CorpusID:206445851). Archived (https://web.archive.org/web/20210914205011/https://stevemorse.org/8086history/8086history.pdf) (PDF) from the original on September 14, 2021. Retrieved November 5, 2021.
- 23. "(8080) Intel = 1958 QC = 1987 WU2 = 1989 AS5" (https://minorplanetcenter.net/db\_search/sh\_ow\_object?object\_id=8080). *Minor Planet Center*. International Astronomical Union. Archived (https://web.archive.org/web/20190925141642/https://minorplanetcenter.net/db\_search/show\_object?object\_id=8080) from the original on September 25, 2019. Retrieved November 14, 2021.

# **Further reading**

- Leventhal, Lance (1978). 8080A/8085 Assembly Language Programming (https://archive.org/details/8080a8085AssemblyLanguageProgramming/) (1st ed.). Adam Osborne & Associates.;
   495 pages
- Miller, Alan (1981). 8080/Z80 Assembly Language Techniques for Improved Programming (htt ps://archive.org/details/8080\_and\_Z-80\_Assembly\_Language\_Techniques\_1981\_John\_Wiley\_and\_Sons/) (1st ed.). John Wiley & Sons. ISBN 978-0471081241.; 332 pages
- Zaks, Rodnay; Lesea, Austin (1979). Microprocessor Interfacing Techniques (https://archive.org/details/MicroprocessorInterfacingTechniques\_3rd\_ed/) (3rd ed.). Sybex. ISBN 978-0-89588-029-1.; 466 pages
- Spracklen, Kathe (1979). Z80 and 8080 Assembly Language Programming (https://archive.org/details/z808080assemblyl00kath/) (1st ed.). Hayden. ISBN 978-0810451674.; 180 pages

### **External links**

- Intel and other manufacturers' 8080 CPU images and descriptions at cpu-collection.de (http://www.cpu-collection.de/?tn=0&l0=cl&l1=8080)
- Scan of the Intel 8080 data book at DataSheetArchive.com (https://web.archive.org/web/20070 928060215/http://www.datasheetarchive.com/search.php?q=8080)
- Microcomputer Design, Second Edition, 1976 (http://donbot.com/MicrocomputerDesign/SE/M0 01.html)
- 8080 Emulator written in JavaScript (http://www.bluishcoder.co.nz/js8080/)
- Intel 8080/KR580VM80A emulator in JavaScript (https://github.com/begoon/i8080-js/)
- Intel 8080 Microcomputer Systems User's Manual (September 1975, 262 pages) (http://www.nj 7p.info/Manuals/PDFs/Intel/9800153B.pdf)
- Intel 8080 Microcomputer Systems User's Manual (September 1975, 234 pages) (http://www.elenota.pl/datasheet-pdf/133557/Intel/8080)
- Intel 8080/8085 Instruction Reference Card (https://sbc-85.com/download/8085-reference-card -hex/)
- US patent 4010449 (https://worldwide.espacenet.com/textdoc?DB=EPODOC&IDX=US401044
   9), Federico Faggin, Masatoshi Shima, Stanley Mazor, "MOS computer employing a plurality of separate chips", issued March 1, 1977

Retrieved from "https://en.wikipedia.org/w/index.php?title=Intel\_8080&oldid=1137217895"